Art
J-GLOBAL ID:200902167179282520   Reference number:94A0200228

Proposal of a 4-quadrant multiplier low-voltage CMOS-OTA using MOS resistance.

MOS抵抗を用いた4象限乗算形低電圧CMOS-OTAの提案
Author (3):
Material:
Volume: ECT-94  Issue: 6-12  Page: 33-40  Publication year: Jan. 20, 1994 
JST Material Number: X0578A  Document type: Proceedings
Article type: 原著論文  Country of issue: Japan (JPN)  Language: JAPANESE (JA)
Thesaurus term:
Thesaurus term/Semi thesaurus term
Keywords indexed to the article.
All keywords is available on JDreamIII(charged).
On J-GLOBAL, this item will be available after more than half a year after the record posted. In addtion, medical articles require to login to MyJ-GLOBAL.
,...
   To see more with JDream III (charged).   {{ this.onShowAbsJLink("http://jdream3.com/lp/jglobal/index.html?docNo=94A0200228&from=J-GLOBAL&jstjournalNo=X0578A") }}
JST classification (1):
JST classification
Category name(code) classified by JST.
Amplification circuits 
Terms in the title (6):
Terms in the title
Keywords automatically extracted from the title.

Return to Previous Page