Art
J-GLOBAL ID:201402232747794367   Reference number:14A0618452

Circuit Design Education by Introducing Circuit Diagram based CPU Design

回路図ベースのCPU設計を導入した回路設計教育
Author (2):
Material:
Volume: 134  Issue:Page: 291-298 (J-STAGE)  Publication year: 2014 
JST Material Number: S0808A  ISSN: 0385-4205  Document type: Article
Article type: 原著論文  Country of issue: Japan (JPN)  Language: JAPANESE (JA)
Thesaurus term:
Thesaurus term/Semi thesaurus term
Keywords indexed to the article.
All keywords is available on JDreamIII(charged).
On J-GLOBAL, this item will be available after more than half a year after the record posted. In addtion, medical articles require to login to MyJ-GLOBAL.

Semi thesaurus term:
Thesaurus term/Semi thesaurus term
Keywords indexed to the article.
All keywords is available on JDreamIII(charged).
On J-GLOBAL, this item will be available after more than half a year after the record posted. In addtion, medical articles require to login to MyJ-GLOBAL.

JST classification (2):
JST classification
Category name(code) classified by JST.
Engineering education  ,  General 
Reference (10):
  • (1) 大規模集積回路設計技術教育プログラム調査専門委員会編:「LSI設計教育の現状と課題」, 電気学会技術報告, No. 1131, pp. 1-68 (2008)
  • (2) 岡山県立大学情報工学部シラバス:「回路デザイン演習」, http://pubinfo.oka-pu.ac.jp/searchApp/viewSyllabus.php?id=579
  • (3) T. Sueyoshi, M. Kuga, and H. Shibamura : “KITE Microprocessor and CAE for Computer Science”, IEICE Trans., Vol. J84-D-I, No. 6, pp. 917-926 (2001) (in Japanese)
  • 末吉敏則・久我守弘・柴村英智:「KITEマイクロプロセッサによる計算機工学教育支援システム」, 信学論, Vol. J84-D-I, No. 6, pp. 917-926 (2001)
  • (4) 法政大学情報科学部シラバス:「Verilog HDLによるCPU設計」, http://cis.k.hosei.ac.jp/course/program/2013/cpudesign.html
more...
Terms in the title (5):
Terms in the title
Keywords automatically extracted from the title.

Return to Previous Page