Satoru Jimbo, Tatsuhiko Shirai, Nozomu Togawa, Masato Motomura, Kazushi Kawamura. A GPU-Based Ising Machine With a Multi-Spin-Flip Capability for Constrained Combinatorial Optimization. IEEE Access. 2024. 12. 43660-43673
Shungo Kumazawa, Jaehoon Yu, Kazushi Kawamura, Thiem Van Chu, Masato Motomura. Toward Improving Ensemble-Based Collaborative Inference at the Edge. IEEE Access. 2024. 12. 6926-6940
Junnosuke Suzuki, Jaehoon Yu, Mari Yasunaga, Ángel López García-Arias, Yasuyuki Okoshi, Shungo Kumazawa, Kota Ando, Kazushi Kawamura, Thiem Van Chu, Masato Motomura. Pianissimo: A Sub-mW Class DNN Accelerator With Progressively Adjustable Bit-Precision. IEEE Access. 2024. 12. 2057-2073
Mari Yasunaga, Junnosuke Suzuki, Masato Watanabe, Kazushi Kawamura, Thiem Van Chu, Jaehoon Yu, Masato Motomura. A Highly Accurate and Parallel Vision MLP FPGA Accelerator based on FP7/8 SIMD Operations. 2023 IEEE 16th International Symposium on Embedded Multicore/Many-core Systems-on-Chip (MCSoC). 2023
Daiki OKONOGI, Satoru JIMBO, Kota ANDO, Thiem Van CHU, Jaehoon YU, Masato MOTOMURA, Kazushi KAWAMURA. A Fully-Parallel Annealing Algorithm with Autonomous Pinning Effect Control for Various Combinatorial Optimization Problems. IEICE Transactions on Information and Systems. 2023. E106.D. 12. 1969-1978
池上高広, 池辺将之, 高前田伸也, 本村真人, 浅井哲也. An electronic circuit model for an early auditory system based on vestibulo-ocular reflex. 電子情報通信学会技術研究報告. 2018. 118. 173(ICD2018 14-38)
2018/05 - IEEE SSCS Japan Chapter Academic Research Award FPGA実装に向けた大局・局所適応型輝度補正技術によるFull-HD60FPS動作実証
2018/03 - Exploring CNN accelerator design space on a dynamically reconfigurable hardware platform Exploring CNN accelerator design space on a dynamically reconfigurable hardware platform
2018/02 - ISSCC 2018 Silkroad Award QUEST: A 7.49-TOPS Multi-Purpose Log-Quantized DNN Inference Engine Stacked on 96MB 3D SRAM using Inductive-Coupling Technology in 40nm CMOS,
2017/03 - The Research Institute of Signal Processing NSCP'17 Student Paper Award 6-DoF camera-position and posture estimation based on local patches of image sequence
2015/03 - Best Paper Award Impact of noise on spike transmission through serially-connected electrical FitzHugh-Nagumo circuits with subthreshold and suprathreshold interconductances
2014/10 - Korea Joint Workshop on Complex Communication Sciences Best Student Paper Award Hardware architecture for accelerating key-value retrieval implemented on FPGA
2014/03 - The Research Institute of Signal Processing NSCP'14 Student Paper Award FPGA-based design for motion-vector estimation exploiting high-speed imaging and its application to machine learning
2013/10/23 - 2013 International Symposium on Nonlinear Theory and its Applications Best Student Paper Award Asynchronous digital circuit design using noise-driven stochastic gates
2013/03/07 - The Research Institute of Signal Processing NSCP'13 Student Paper Award FPGA implementation of single-image super resolution based on frame-bufferless box filtering
2012/03/06 - The Research Institute of Signal Processing NSCP'12 Student Paper Award Excitable reaction-diffusion media with memristors
日本工学アカデミー
, Information Processing Society of Japan
, The Institute of Electronics, Information and Communication Engineers
, The Institute of Electrical and Electronics Engineers, Inc.